# CS303 Logic & Digital Systems Design Term Project

Deniz Cangı G. Görkem Köse

January 3, 2021

## 1 Overview

In this project, a sequential circuit for an one-sided telephone conversation is designed and this design is implemented using Verilog HDL. With this circuit the caller can initiate a conversation with the callee and send characters to the callee. The design reveals the sent characters and the cost of the conversation as the output. The circuit contains sequential and combinational parts.

The sequential circuit is used to:

- define the state transitions
- control the registers
- control the 4 counters that are used to observe the clock cycles
- display the outputs

The combinational part is used to define the next state definitions. In this project, 6 states are used, each of these states are represented with 3 bits. These states are:

- IDLE: IDLE state is assigned 000 (0). This is the starting state. Whenever reset is 1, the current state transitions into IDLE state. When the circuit is in REJECTED state, after 10 clock cycles, current state transitions into IDLE state. When the circuit is in COST state, after 5 clock cycles, current state transitions into IDLE state. In the IDLE state, when the caller starts a call by assigning startCall 1, the state transitions into RINGING state.
- RINGING: RINGING state is assigned 001 (1). When the circuit is in IDLE state, and startCall becomes 1, the current state transitions into RINGING state. The circuit can stay in this state for 10 clock cycles,

after that current state becomes BUSY. If callee rejects the call by making endCall 1, the circuit transitions into REJECTED state. If the callee accepts the call by making answerCall 1, it transitions into CALL state.

- REJECTED: REJECTED state is assigned 010 (2). When the circuit is in RINGING state and callee rejects the call by assigning endCall 1, the state becomes REJECTED. The circuit can stay in this state for 10 clock cyles, after that current state becomes IDLE.
- BUSY: BUSY state is assigned 011 (3). When the circuit is in RINGING state and callee does not respond for 10 clock cycles, the state becomes BUSY. The circuit can stay in this state for 10 clock cyles, after that current state becomes IDLE.
- CALL: CALL state is assinged 100 (4). When the circuit is in RINGING state and the callee accepts the call within the first 10 clock cycles by making answerCall 1, the state transitions into CALL state. The caller can send characters to callee with charSent and by assigning sendChar 1. The circuit stays in this state as long as the caller ends the call by sending 127 with the charSent or callee ends the call by assigning endCall 1. After that, state transitions into COST state to display the total cost of the conversation.
- COST: COST state is assigned 101 (5). When the conversation ends, current state transitions into the COST state. COST state displays the total cost of the conversation for 5 clock cycles and then transitions into the IDLE state.

In the next page, the state diagram can be seen:



## 2 Simulation Results

## 2.1 First Test







## 2.2 Second Test







## 3 Synthesis Results



```
Hierarchical RTL Component report
Module tel_conv
Detailed RTL Component Info :
+---Adders :
      2 Input
               32 Bit
                            Adders := 2
                7 Bit
      2 Input
                            Adders := 8
               4 Bit
                            Adders := 3
      2 Input
      2 Input
                 3 Bit
                            Adders := 1
+---Registers :
                 64 Bit
                         Registers := 2
                 32 Bit
                         Registers := 1
                 4 Bit
                         Registers := 3
                 3 Bit
                         Registers := 1
+---Muxes :
               64 Bit
      2 Input
                             Muxes := 1
               64 Bit
      6 Input
                             Muxes := 2
      2 Input
                32 Bit
                             Muxes := 2
               32 Bit
      6 Input
                             Muxes := 1
               7 Bit
      2 Input
                             Muxes := 8
                6 Bit
      6 Input
                             Muxes := 1
                6 Bit
      2 Input
                             Muxes := 8
                4 Bit
      2 Input
                             Muxes := 3
                4 Bit
      6 Input
                             Muxes := 3
      2 Input
               3 Bit
                            Muxes := 1
               3 Bit
      6 Input
                            Muxes := 2
               1 Bit
      3 Input
                             Muxes := 1
              1 Bit
      4 Input
                             Muxes := 1
      6 Input
                1 Bit
                             Muxes := 9
      2 Input
                 1 Bit
                             Muxes := 2
```

```
Detailed RTL Component Info :
 +---Adders :
       2 Input
               32 Bit
                           Adders := 2
                7 Bit
                          Adders := 8
       2 Input
                4 Bit
                          Adders := 3
       2 Input
                          Adders := 1
       2 Input
                 3 Bit
 +---Registers :
                 64 Bit
                         Registers := 2
                 32 Bit
                        Registers := 1
                        Registers := 3
                  4 Bit
                  3 Bit
                        Registers := 1
 +---Muxes :
                          Muxes := 1
Muxes := 2
       2 Input
               64 Bit
               64 Bit
32 Bit
       6 Input
                            Muxes := 2
       2 Input
               32 Bit
                            Muxes := 1
       6 Input
                7 Bit
6 Bit
                            Muxes := 8
       2 Input
                            Muxes := 1
       6 Input
                6 Bit
4 Bit
4 Bit
4 Bit
3 Bit
       2 Input
                             Muxes := 8
       2 Input
                             Muxes := 3
       6 Input
                             Muxes := 3
       2 Input
                             Muxes := 1
                            Muxes := 2
       6 Input
                 3 Bit
       3 Input
                 1 Bit
                             Muxes := 1
                 1 Bit
       4 Input
                             Muxes := 1
       6 Input
                 1 Bit
                             Muxes := 9
                 1 Bit
       2 Input
                            Muxes := 2
 Finished RTL Component Statistics
 ______
Start Part Resource Summary
Part Resources:
DSPs: 240 (col length:80)
BRAMs: 270 (col length: RAMB18 80 RAMB36 40)
Finished Part Resource Summary
```

## Report Cell Usage:

| +  | -+     | ++    |
|----|--------|-------|
| 1  | Cell   | Count |
| +  | -+     | ++    |
| 1  | BUFG   | 1 1   |
| 12 | CARRY4 | 16    |
| 13 | LUT1   | 1     |
| 4  | LUT2   | 33    |
| 15 | LUT3   | 221   |
| 16 | LUT4   | 46    |
| 17 | LUT5   | 49    |
| 18 | LUT6   | 361   |
| 19 | FDCE   | 130   |
| 10 | FDPE   | 13    |
| 11 | LD     | 6     |
| 12 | IBUF   | 14    |
| 13 | OBUF   | 128   |
| +  | -+     | ++    |

## Report Instance Areas:

| + | +        | + | + |     | + |
|---|----------|---|---|-----|---|
| 1 | Instance |   |   | ls  | I |
| + | +        | + | + |     | + |
| 1 | top      | I | 1 | 495 | i |
|   |          |   |   |     | _ |

## 1. Slice Logic

-----

| +                     | +- |     | + |   | + |           |   | +     |
|-----------------------|----|-----|---|---|---|-----------|---|-------|
| Site Type             | İ  |     |   |   |   | Available | • | Util% |
| Slice LUTs*           | i  | 172 | i |   | i | 63400     | ı | 0.27  |
| LUT as Logic          | I  | 172 | I | 0 | 1 | 63400     | I | 0.27  |
| LUT as Memory         | I  | 0   | I | 0 | 1 | 19000     | I | 0.00  |
| Slice Registers       | I  | 149 | I | 0 | I | 126800    | I | 0.12  |
| Register as Flip Flop | I  | 143 | Ī | 0 | I | 126800    | I | 0.11  |
| Register as Latch     | I  | 6   | Ī | 0 | I | 126800    | I | <0.01 |
| F7 Muxes              | I  | 0   | I | 0 | I | 31700     | I | 0.00  |
| F8 Muxes              | I  | 0   | Ī | 0 | I | 15850     | I | 0.00  |
| +                     | +  |     | + |   | 4 |           |   | +     |

<sup>+-----+
\*</sup> Warning! The Final LUT count, after physical optimizations and ful

### 1.1 Summary of Registers by Type

\_\_\_\_\_

| +     | +            | +           | ++           |
|-------|--------------|-------------|--------------|
| Total | Clock Enable | Synchronous | Asynchronous |
| +     |              |             | ++           |
| 1 0   | _            | -           | - 1          |
| 1 0   | _            | -           | Set          |
| 1 0   | _            | -           | Reset        |
| 1 0   | _            | Set         | - 1          |
| 1 0   | _            | Reset       | - 1          |
| 1 0   | Yes          | -           | - 1          |
| 13    | Yes          | -           | Set          |
| 136   | Yes          | -           | Reset        |
| 1 0   | Yes          | Set         | - 1          |
| 1 0   | Yes          | Reset       | - 1          |
| +     | +            | +           | ++           |

#### Memory

-----

| + |                | + |   | + |   | + |     | + |      | + |
|---|----------------|---|---|---|---|---|-----|---|------|---|
| I | Site Type      |   |   |   |   |   |     |   |      |   |
| + |                | + |   | + |   | + |     | + |      | + |
| 1 | Block RAM Tile | Ī | 0 | ı | 0 | Ī | 135 | Ī | 0.00 | ĺ |
| 1 | RAMB36/FIFO*   | Ī | 0 | ı | 0 | I | 135 | I | 0.00 | ı |
| 1 | RAMB18         | Ī | 0 | ı | 0 | Ī | 270 | Ī | 0.00 | Ī |
|   |                |   |   | · |   |   |     |   |      |   |

<sup>\*</sup> Note: Each Block RAM Tile only has one FIFO logic availal

#### 3. DSP

-----

| +         |      | +     | +         | +     |
|-----------|------|-------|-----------|-------|
| Site Type | Used | Fixed | Available | Util% |
| +         |      | +     | +         | +     |
| DSPs      | 0    |       | 240       | 0.00  |
| +         |      | +     | +         | +     |

## 4. IO and GT Specific

-----

| +                           | -+- |      | + |       | +- |           | + |       |
|-----------------------------|-----|------|---|-------|----|-----------|---|-------|
| Site Type                   | 1   | Used | I | Fixed | I  | Available | I | Util% |
| +                           | -+- |      | + |       | +- |           | • |       |
| Bonded IOB                  | ı   | 142  | ı | 0     | ı  | 210       | I | 67.62 |
| Bonded IPADs                |     | 0    | ı | 0     | ı  | 2         | I | 0.00  |
| PHY_CONTROL                 | 1   | 0    | I | 0     | I  | 6         | I | 0.00  |
| PHASER_REF                  | 1   | 0    | I | 0     | I  | 6         | I | 0.00  |
| OUT_FIFO                    | 1   | 0    | I | 0     | I  | 24        | I | 0.00  |
| IN_FIFO                     | 1   | 0    | I | 0     | I  | 24        | I | 0.00  |
| IDELAYCTRL                  | 1   | 0    | I | 0     | I  | 6         | I | 0.00  |
| IBUFDS                      | 1   | 0    | I | 0     | I  | 202       | I | 0.00  |
| PHASER_OUT/PHASER_OUT_PHY   | 1   | 0    | I | 0     | I  | 24        | I | 0.00  |
| PHASER_IN/PHASER_IN_PHY     | 1   | 0    | I | 0     | I  | 24        | I | 0.00  |
| IDELAYE2/IDELAYE2_FINEDELAY | 1   | 0    | Ī | 0     | I  | 300       | Ī | 0.00  |
| ILOGIC                      | 1   | 0    | Ī | 0     | I  | 210       | Ī | 0.00  |
| OLOGIC                      | 1   | 0    | Ī | 0     | Ī  | 210       | Ī | 0.00  |
|                             |     |      |   |       |    |           |   |       |

### 5. Clocking

-----

|            | i   | Used | i | Fixed | i | Available | i | Util% | 1 |
|------------|-----|------|---|-------|---|-----------|---|-------|---|
| BUFGCTRL   | ï   | 1    | Ċ | 0     | ı | 32        |   | 3.13  | Ì |
| BUFIO      | 1   | 0    | Ī | 0     | ĺ | 24        | ı | 0.00  | ı |
| MMCME2_ADV | 1   | 0    | Ī | 0     | Ī | 6         | I | 0.00  | ı |
| PLLE2_ADV  | 1   | 0    | Ī | 0     | Ī | 6         | I | 0.00  | I |
| BUFMRCE    | 1   | 0    | Ī | 0     | Ī | 12        | I | 0.00  | ı |
| BUFHCE     | 1   | 0    | Ī | 0     | Ī | 96        | I | 0.00  | ı |
| BUFR       | 1   | 0    | I | 0     | Ī | 24        | I | 0.00  | I |
|            | -+- |      | + |       | + |           | + |       | + |

## 6. Specific Feature

\_\_\_\_\_

| Site Type   | 1 | Used | ļ      | Fixed | Available | 1 | Util% | !     |
|-------------|---|------|--------|-------|-----------|---|-------|-------|
| BSCANE2     | ı | 0    | ı      | 0     | 4         | ı | 0.00  | 1     |
| CAPTUREE2   | I | 0    | I      | 0     | 1         | l | 0.00  | I     |
| DNA_PORT    | I | 0    | I      | 0     | 1         | ı | 0.00  | I     |
| EFUSE_USR   | I | 0    | I      | 0     | 1         | ı | 0.00  | I     |
| FRAME_ECCE2 | I | 0    | I      | 0     | 1         | I | 0.00  | I     |
| ICAPE2      | I | 0    | I      | 0     | 1 2       | I | 0.00  | I     |
| PCIE_2_1    | I | 0    | I      | 0     | 1         | ı | 0.00  | I     |
| STARTUPE2   | I | 0    | I      | 0     | 1         | ı | 0.00  | I     |
| XADC        | 1 | 0    | <br> - | 0     | 1         | 1 | 0.00  | <br>+ |

### 7. Primitives

\_\_\_\_\_

| +        | +   | +                   |
|----------|-----|---------------------|
| Ref Name |     | Functional Category |
| FDCE     | 130 |                     |
| OBUF     | 128 | IO                  |
| LUT5     | 49  | LUT                 |
| LUT4     | 46  | LUT                 |
| LUT6     | 36  | LUT                 |
| LUT2     | 33  | LUT                 |
| LUT3     | 22  | LUT                 |
| CARRY4   | 16  | CarryLogic          |
| IBUF     | 14  | 10                  |
| FDPE     | 13  | Flop & Latch        |
| LDCE     | 6   | Flop & Latch        |
| LUT1     | 1   | LUT                 |
| BUFG     | 1   | Clock               |
| +        | +   | +                   |

